# **Simulation Results**



## **Application of SPI Design to Read Sensor Values**

**Scenario:** The PmodALS light sensor acts as a slave, transmitting 8-bit data to the Arty-7 35 kit (Master) via the MISO line. A virtual VIO port is used to control the reset and start signals, while the results are monitored on the ILA display.



Figure 1. SPI Connection Diagram Between the Sensor and FPGA Kit



Figure 2. Pin Configuration for Sensor Communication



Figure 3. VIO Screen for Controlling



Figure 4. SPI Communication Results Between the Sensor and FPGA Kit on the ILA Display

### **Performance Evaluation:**

#### Summary

Effective &JA:

Confidence level:

derived from constraints files, simulation files or vectorless analysis. Note: these early estimates can change after implementation.

Total On-Chip Power:

Design Power Budget:

Not Specified

Power Budget Margin:

N/A

Junction Temperature:

25.8°C

Thermal Margin:

74.2°C (15.4 W)

Power supplied to off-chip devices: 0 W

Launch Power Constraint Advisor to find and fix

Power estimation from Synthesized netlist. Activity

sified 5.4 W)

4.8°C/W

**On-Chip Power** Dynamic: 0.115 W (65%) Clocks: 0.004 W (4%)65% Signals: 0.003 W (2%)Logic: 0.002 W (1%)92% BRAM: <0.001 W (<1%) MMCM: (92%)0.106 W 1/0: <0.001 W (0%)35% 0.062 W (35%) Device Static:



### **Observations:**

The team successfully simulated the data transmission and reception process using SPI communication in Mode 0 while gaining a solid understanding of the PmodALS sensor's operation. During the implementation, the team verified the SPI interface module design and confirmed that data from the PmodALS sensor could be accurately read through the SPI protocol, with the results clearly observable on the ILA display.

However, to enhance the versatility and applicability of SPI communication, further research and development are required to support all SPI modes (Mode 0, 1, 2, 3) and integrate the ability to handle multiple chip select (CS) lines.